Designing High Speed 64 bit Multiplier using Vedic Sutra

Pragya Pandey¹, Latif Khan¹, C.P.Jain²
¹Department of Electronics and Communication, Geetanjali Institute of Technical Studies, Udaipur- 313004 (INDIA)
²Department of Electronics and Communication, Govt.Engineering College,Ajmer-305002 (INDIA)
Email- pandeypragya1107@gmail.com, latifnizami@gmail.com, cpjain@eceajmer.ac.in
Received 29.11.2019 received in revised form 20.12.2019, accepted 25.12.2019

Abstract: Vedic multiplier is a unique and prompt multiplier dependent on Vedic mathematics. The main component used in this procedure is adder. Vedic multiplier’s performance can be enhanced by using fast adder. Hence in this paper we are using 64*64 bit multiplier using 32-bit Vedic multiplier and getting path delay lowest. For finding value of 64-bit multiplier, we need 32-bit multiplier for multiplication. Here we are applying Vedic Mathematics Sutra called “URDHVA TIRYAKABHYAM” for proposed 64*64 bit multiplier in Xilinx ISE 14.7. This design does not take more time for execution of the operation than comparison with available multiplier. This Vedic method is effective to improve the speed of image processing and digital signal processing. It works on high speed with great performance. This technique includes different types of wide area of image and digital signal processing. At the end, the result of proffered multiplier is compared with 64-bit multiplier using different adders.

Keywords: Ancient Vedic mathematics, Urdhva-Tiryakabhyam Sutra, Vedic real multiplier, Kogge- Stone Adder (KSA), Xilinx ISE 14.7, VHDL.

1. INTRODUCTION

Word "Vedic" is taken from "Veda" which is shown as one of most prepared method of acquiring knowledge. Vedic Mathematic is fit to solve any mathematical issue at a very high speed with few steps. The concept of Vedic mathematics is originated from "Atharva Vedas". In applied sciences, Vedic mathematics is mostly use.

Vedic Mathematics has sutras and sub sutras. These sutras present undercover reinforcement strategy systems to all essential intelligent errands. The strong application of Vedic science is in ‘sequence of numbers’. It fuses for all intents and purposes all pieces of science.

The convincing employments of Vedic Science have shown in an area’s upgraded speed similarly as Less Power figuring related with VLSI Math undertakings, Computered Signal Preparing, Discrete Fourier Change techniques, Chip Structuring strategies, and encoding of main structure. Digital Signal Processing (DSP) technique are immense part in building discipline. DSP errands can be realized in number of ways and methodology. Association and Complications are some main tasks in DSP where capable duplication is required.

Configuration of Vedic multiplier has given this straight imposition to assemble increment quickly when diverged from customary techniques. This paper depicts chart and attainment of snappy propagator. Vedic science-based parts with different utilitarian squares can sort out in an ALU to perform snappy duplication. Such number shuffling basis unit will be on a very basic level suitable when diverged from the standard ALU.

2. USABILITY

A multiplier is a foundational auxiliary module in Digital signal processing (DSP) and Arithmetic logic units (ALU). Present day age processors capacities at quick clock speeds. Along these lines, it can forcefully perform progressively fast tasks. All those activities incorporate increases, duplications, subtraction and so forth. Number of investigation is being performed on Vedic augmentation strategies. Investigation of power, size of chip and speed are the fundamental factor centered during the examination. Relative examination is likewise performed to feature the upsides and downsides of various methods to utilize Vedic increase in powerful way. To beat the engendering delay, the Vedic sutra that is Nikhilam is furthermore actualized in Vedic Multiplier. It diminishes the enormous number increase. Plan of Gabor channel dependent on Vedic science has likewise performed productive convolution.

Another strategy for amplification of marked number is offered in which Vedic multiplication is building block of its engineering. After extension of Vedic science, it is reached out to marked numbers utilizing the idea of RB number framework. It is clear that Vedic science application isn’t constrained to whole number information
augmentation. The research can be further reach out to marked numbers. An efficient system for squaring activity is accounted for utilizing Vedic sutra without increase activity. A multiplier less squaring technique is being accounted for regarding rapid contrasting stall’s multiplier and Vedic multiplier. The utilization of Vedic calculations, a period and zone productive circuit for factorial count is accounted. A different increasingly effective methodology for multiplier design is displayed when the sizes of both operands are the greater part of their most extreme qualities utilizing convey spare viper It is apparent that Vedic arithmetic is proficient adequate to pay key job in quick and solid calculation when contrasted with other traditional plans for increase.

A. Multiplier Module of 2-bit contains 4 basic AND gates and half adders in 2 quantities. First including activity is performed. In stage-II expansion is finished. At last, connection is established. The engineering is being introduced in Figure 1.

B. Vedic Multiplier: Our Multiplier’s length is legitimately corresponding regarding emphasis, which thus prompts over the top equipment multifaceted nature, and which prompts huge power utilization and extreme deferral. In the above augmentation forms, just a single duplication process was done, all in all, the engendering postpones further increments. To beat these issues, the technique for parallel usage is considered in the proposed circuit execution, which successfully lessens multifaceted nature and increase steps.

3. URDHVA-TIRYAKABHYAM SUTRA

The multiplier relies upon the sutra "UrdhvaTiryakabhyam" of antiquated Indian ancient Vedic arithmetic. The sutra UrdhvaTiryakabhyam signifies "straight up and transversely".

It is a common duplication calculation that’s appropriate to all kind of bit augmentation. The n*n bit number could be summed up by this sutra. The strategy utilized is of type structure that is accurate and syntactically and their all-out yield is acquired by adding the term in one single line utilizing UrdhvaTiryakabhyam sutra [8].

This parallel strategy is being utilized for getting the incomplete item and their totals. The clock recurrence is not being reliant on the multiplier. The upside of this is it lessens the need of microchip to work at high clock frequencies, which in turns builds preparing power.

By using Vedic multiplier, the processors creators can essentially stay away from the gadget calamitous disappointment. With the expanding information and yield information transport width is since it has a significant standard structure, we can build the handling intensity of multiplier. The method utilized by this sutra, the circuit can be effectively executed on a chip of silicon.

“The benefit of this sutra is thought about when it is actualized for bits with higher number”. The gate postponement and territory increment gradually as contrast with different multipliers for expanding in bits. Along these lines this calculation is demonstrated to be productive regarding force, reality.

[1] 2x2 bit Multiplier

For 2-bit Multiplication, we require 2-half adders and 4-AND gates. Multiplication process is defined by the following equations. [1]

\( s_0 = a_0b_0 \) \hspace{1cm} (1)
\( s_1 = x_0 \oplus x_1 \) \hspace{1cm} (2)
\( s_2 = x_3 \oplus x_2 \) \hspace{1cm} (3)
\( s_3 = x_2 \land x_3 \) \hspace{1cm} (4)

Multiplier 2x2 bit: The Vedic 2x2 bit multiplier’s calculation is isolated into III stages. We are taking two numbers where each number has 2-bit.

[2]. Now we are going to multiply these digits according to the function of each block. We use four basic AND-gates and two HALF-ADDER.

\[ \text{Figure 1: 2-bit Vedic Multiplier [4]} \]

[2] Multiplier 4 x 4bit:

A 4 -bit Multiplier: If we need of more bits at input. We have to differentiate the bit’s number similarly into two isolates parts. How about we take 4-bit duplications, a3a2a1a0 and b3b2b1b0. The yield for the augmentation of 4-bit is composed as s7s6s5s4s3s2s1s0. Isolating the info bits in two sections, let say A3A2 and A1A0 for A and B3B2 and B1B0 for B. By utilizing the calculation of Vedic augmentation, for making 4-bit multiplier, we use 4-block of 2-bit multiplier and different
types of adder as shown in Fig.3. In Fig.2, the multiplication’s basic structure is shown. [2]

![Figure 2: 4-bit Vedic multiplier’s functioning [6]](image)

4. 64X64 BIT MULTIPLIER

We can make 4-bit multiplier using 2x2 bit and 8-bit by using 4x4bit. Using 16-bit multiplier we can achieve 32x32 multiplier and using 32-bit multiplier we can get our proffered 64-bit multiplier. The recreation after effects of the considerable number of multipliers are being displayed in the further segments. By making 64 x 64 bit Vedic multiplier, we can see the result in some nanoseconds. It’s block diagram is shown in Fig.4

We have used four 32-bit multiplier and three 68-bit kogge stone adder. Hence the values of the multiplier can be get from the above diagram.

Here value of S5(67:0), S6(67:0), S8(67:0), S10(67:0) and S11(67:0) can be find out using this method.

![Figure 3: Vedic multiplier of 4x4 bit](image)

![Figure 4: Schematic of 64*64 bit multiplier](image)

![Figure 4: Schematic of 64*64 bit multiplier](image)

In this paper we are using KOGGE STONE ADDER in spite of RIPPLE CARRY ADDER.

5. KOGGE-STONE ADDER

Carry Look-ahead Adder’s advance version is Kogge-stone adder. During implementation Kogge-Stone adder consumes more area with respect to other adders, it has parallel prefix. So the carry is generated and transferred parallely. It is the fastest adder with based on designing time. It is mostly use adders in industry. Harold S. Stone and Peter M. Kogge introduced to the world with the first Kogge-Stone Adder in 1973. The building block of 4-bit Adder presented by Kogg & Stone is shown below.[10]

Parallel Prefix Adders essentially comprises of 3 phases. [11]

1. Stage-I- Before -processing
2. Stage-II Process of Carry generation
3. Stage-III After-Processing

1. BEFORE -PROCESSING
   \[ p_i = A_i \oplus B_i \quad (4) \]
   \[ g_i = A_i \text{ and } B_i \quad (5) \]
2. PROCESS OF CARRY GENERATION

\[ P_{m:n} = P_{m:k} \text{ and } P_{k-1:n} \] ...........................(6)

\[ G_{m:n} = G_{m:k} \text{ or } (P_{m:k} \text{ and } G_{k-1:n}) \] ...........................(7)

Black/grey cells implement the given two equations, which will be usually used in the following discussion on prefix trees.[11]

3. AFTER-PROCESSING

It is used to compute the sum bits. The logic equation of the sum bit signals is given below. [11]

\[ S_i = P_i \oplus C_{i-1} \] ...............................(8)

A. Carry equation of kogge stone adder[3]

\[ C_0 = G_0.P_0 \] ..................................(9)

\[ C_1 = (P_1.G_0 + G_1) + P_1.P_0 \] .............................(10)

\[ C_2 = P_2.P_1.(G_0 + P_0) + (P_2.G_1 + G_2) \] ........................(11)


B. Sum equation of kogge stone adder[3]

\[ S_0 = P_0 \] ...........................................(13)

\[ S_1 = P_1 \oplus C_0 \] ......................................(14)

\[ S_2 = P_2 \oplus C_1 \] ......................................(15)

\[ S_3 = P_3 \oplus C_2 \] ......................................(16)

Figure 5: 4-bit Kogge-stone adder’s block diagram [3]

6. EXPLORATORY YIELD

The reenactment of proffered 64-bit multiplier has been done to ascertain the most minimal Way postponement for various multipliers. this segment additionally incorporates the comparative outcome investigation of Vedic propagator and recently structured enlarger. The table-1 represents the region use of proffered Vedic multiplier.

Moreover, to demonstrate the effectiveness of our proffered Vedic arithmetic dependent 64-bit multiplier, the integrated report and reproduction output is being contrasted and the presently structured 64-bit multiplier utilizing an equivalent calculation. We have utilized ripple carry adder already is contrasted and the 64-bit multiplier utilizing kogge carry adder.

<table>
<thead>
<tr>
<th>DELAY(NS)</th>
<th>Multiplier Using</th>
<th>8 Bit</th>
<th>16 Bit</th>
<th>32 Bit</th>
<th>64 Bit</th>
</tr>
</thead>
<tbody>
<tr>
<td>Ripple Carry Adder</td>
<td>9.097</td>
<td>17.917</td>
<td>36.006</td>
<td>70.107</td>
<td></td>
</tr>
<tr>
<td>Kogge Stone Adder</td>
<td>8.467</td>
<td>15.831</td>
<td>34.693</td>
<td>66.276</td>
<td></td>
</tr>
</tbody>
</table>

7. RESULTS

A. 64-bit Vedic multiplier

1) RTL view

Figure 6: 64-bit Vedic multiplier’s RTL view

Figure 6 shows the RTL view of 64-bit Vedic Multiplier. It shows the register transfer logic view of the Unit. It consists of Vedic multiplier and KSA adder.

2) Detailed RTL view of 64-bit multiplier:

Figure 7 shows the RTL view of 64-bit Vedic Multiplier. It shows the register transfer logic view of the Unit. It consists of Vedic multiplier and KSA adder.

Table 1: Device Utilization Summary of 64-Bit Multiplier

<table>
<thead>
<tr>
<th>Logic Utilization</th>
<th>USED</th>
<th>AVAILABLE</th>
<th>UTILIZATION</th>
</tr>
</thead>
<tbody>
<tr>
<td>Count of slice LUT’s</td>
<td>10313</td>
<td>63400</td>
<td>16%</td>
</tr>
<tr>
<td>Count of completely used LUTs-fl pairs</td>
<td>0</td>
<td>10313</td>
<td>0%</td>
</tr>
<tr>
<td>Number of bonded IOB’s</td>
<td>261</td>
<td>210</td>
<td>124%</td>
</tr>
</tbody>
</table>

Figure 7: 64-bit multiplier’s detailed view
B. Simulation Result:

Simulation result of 64-bit Vedic multiplier is shown in Fig.8. It has “a”, “b” as input and “c” as output signal. Output “c” is which shows the multiplication of bit “a” and “b”.

C. Result Analysis:

The Proposed 64-bit Vedic Multiplier has discovered less postponement (delay), low power and high recurrence. The device use of the plan shows that the structure and be update and incorporate on a similar device.

8. CONCLUSION

An incredibly convincing technique, for instance Urdhva-Tiryakbyham Sutra reliant on Vedic math is used in this paper for the expansion of two 64-bit values. This procedure empowers us to plot a multiplier of any bit. From the relative assessment has generally been shown that the proffered multiplier has a prevalent pause than as of before organized multiplier of an identical bit value. As our point was to diminish the deferral for 64-bit booster and for this circumstance it is viewed as 66.276ns, so we have accomplished our point. Further we can carry on with this work to make the 128-bit multiplier using a this Vedic estimation.

REFERENCES


